2014-04-16 04:03:41 +00:00
|
|
|
// Copyright 2014 Citra Emulator Project
|
2014-12-17 05:38:14 +00:00
|
|
|
// Licensed under GPLv2 or any later version
|
2014-04-16 04:03:41 +00:00
|
|
|
// Refer to the license.txt file included.
|
|
|
|
|
2014-05-08 01:04:55 +00:00
|
|
|
#include "common/bit_field.h"
|
2014-04-16 04:03:41 +00:00
|
|
|
|
2014-04-26 05:48:24 +00:00
|
|
|
#include "core/mem_map.h"
|
2014-06-01 14:41:23 +00:00
|
|
|
#include "core/hle/kernel/event.h"
|
2014-07-05 04:59:58 +00:00
|
|
|
#include "core/hle/kernel/shared_memory.h"
|
2015-03-06 03:38:23 +00:00
|
|
|
#include "core/hle/result.h"
|
2014-10-29 03:08:37 +00:00
|
|
|
#include "gsp_gpu.h"
|
2015-03-06 03:38:23 +00:00
|
|
|
#include "core/hw/hw.h"
|
2014-05-17 20:50:33 +00:00
|
|
|
#include "core/hw/gpu.h"
|
2014-04-26 05:48:24 +00:00
|
|
|
|
2014-05-17 20:26:45 +00:00
|
|
|
#include "video_core/gpu_debugger.h"
|
|
|
|
|
2014-05-17 20:34:55 +00:00
|
|
|
// Main graphics debugger object - TODO: Here is probably not the best place for this
|
|
|
|
GraphicsDebugger g_debugger;
|
|
|
|
|
2014-07-05 04:59:58 +00:00
|
|
|
////////////////////////////////////////////////////////////////////////////////////////////////////
|
|
|
|
// Namespace GSP_GPU
|
|
|
|
|
|
|
|
namespace GSP_GPU {
|
|
|
|
|
2015-01-23 05:11:25 +00:00
|
|
|
/// Event triggered when GSP interrupt has been signalled
|
|
|
|
Kernel::SharedPtr<Kernel::Event> g_interrupt_event;
|
|
|
|
/// GSP shared memoryings
|
|
|
|
Kernel::SharedPtr<Kernel::SharedMemory> g_shared_memory;
|
|
|
|
/// Thread index into interrupt relay queue, 1 is arbitrary
|
|
|
|
u32 g_thread_id = 1;
|
2014-07-05 04:59:58 +00:00
|
|
|
|
2014-07-23 04:10:37 +00:00
|
|
|
/// Gets a pointer to a thread command buffer in GSP shared memory
|
|
|
|
static inline u8* GetCommandBuffer(u32 thread_id) {
|
2015-01-11 05:43:29 +00:00
|
|
|
ResultVal<u8*> ptr = g_shared_memory->GetPointer(0x800 + (thread_id * sizeof(CommandBuffer)));
|
2014-10-23 03:20:01 +00:00
|
|
|
return ptr.ValueOr(nullptr);
|
2014-05-08 01:04:55 +00:00
|
|
|
}
|
|
|
|
|
2014-08-19 18:57:43 +00:00
|
|
|
static inline FrameBufferUpdate* GetFrameBufferInfo(u32 thread_id, u32 screen_index) {
|
2015-01-21 01:16:47 +00:00
|
|
|
DEBUG_ASSERT_MSG(screen_index < 2, "Invalid screen index");
|
2014-08-19 18:57:43 +00:00
|
|
|
|
|
|
|
// For each thread there are two FrameBufferUpdate fields
|
|
|
|
u32 offset = 0x200 + (2 * thread_id + screen_index) * sizeof(FrameBufferUpdate);
|
2015-01-11 05:43:29 +00:00
|
|
|
ResultVal<u8*> ptr = g_shared_memory->GetPointer(offset);
|
2014-10-23 03:20:01 +00:00
|
|
|
return reinterpret_cast<FrameBufferUpdate*>(ptr.ValueOr(nullptr));
|
2014-08-19 18:57:43 +00:00
|
|
|
}
|
|
|
|
|
2014-07-23 04:10:37 +00:00
|
|
|
/// Gets a pointer to the interrupt relay queue for a given thread index
|
|
|
|
static inline InterruptRelayQueue* GetInterruptRelayQueue(u32 thread_id) {
|
2015-01-11 05:43:29 +00:00
|
|
|
ResultVal<u8*> ptr = g_shared_memory->GetPointer(sizeof(InterruptRelayQueue) * thread_id);
|
2014-10-23 03:20:01 +00:00
|
|
|
return reinterpret_cast<InterruptRelayQueue*>(ptr.ValueOr(nullptr));
|
2014-07-23 02:59:26 +00:00
|
|
|
}
|
|
|
|
|
2015-02-11 02:07:59 +00:00
|
|
|
/**
|
|
|
|
* Checks if the parameters in a register write call are valid and logs in the case that
|
|
|
|
* they are not
|
|
|
|
* @param base_address The first address in the sequence of registers that will be written
|
|
|
|
* @param size_in_bytes The number of registers that will be written
|
|
|
|
* @return true if the parameters are valid, false otherwise
|
|
|
|
*/
|
|
|
|
static bool CheckWriteParameters(u32 base_address, u32 size_in_bytes) {
|
2014-06-01 11:58:14 +00:00
|
|
|
// TODO: Return proper error codes
|
2014-07-25 09:22:40 +00:00
|
|
|
if (base_address + size_in_bytes >= 0x420000) {
|
2014-12-06 01:53:49 +00:00
|
|
|
LOG_ERROR(Service_GSP, "Write address out of range! (address=0x%08x, size=0x%08x)",
|
2014-07-25 09:22:40 +00:00
|
|
|
base_address, size_in_bytes);
|
2015-02-11 02:07:59 +00:00
|
|
|
return false;
|
2014-06-01 11:58:14 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
// size should be word-aligned
|
2014-07-25 09:22:40 +00:00
|
|
|
if ((size_in_bytes % 4) != 0) {
|
2014-12-06 01:53:49 +00:00
|
|
|
LOG_ERROR(Service_GSP, "Invalid size 0x%08x", size_in_bytes);
|
2015-02-11 02:07:59 +00:00
|
|
|
return false;
|
2014-06-01 11:58:14 +00:00
|
|
|
}
|
|
|
|
|
2015-02-11 02:07:59 +00:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Writes sequential GSP GPU hardware registers using an array of source data
|
|
|
|
*
|
|
|
|
* @param base_address The address of the first register in the sequence
|
|
|
|
* @param size_in_bytes The number of registers to update (size of data)
|
|
|
|
* @param data A pointer to the source data
|
|
|
|
*/
|
|
|
|
static void WriteHWRegs(u32 base_address, u32 size_in_bytes, const u32* data) {
|
|
|
|
// TODO: Return proper error codes
|
|
|
|
if (!CheckWriteParameters(base_address, size_in_bytes))
|
|
|
|
return;
|
|
|
|
|
2014-07-25 09:22:40 +00:00
|
|
|
while (size_in_bytes > 0) {
|
2015-03-06 03:38:23 +00:00
|
|
|
HW::Write<u32>(base_address + 0x1EB00000, *data);
|
2014-06-01 11:58:14 +00:00
|
|
|
|
2014-07-25 09:22:40 +00:00
|
|
|
size_in_bytes -= 4;
|
|
|
|
++data;
|
|
|
|
base_address += 4;
|
2014-06-01 11:58:14 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-02-11 02:07:59 +00:00
|
|
|
/**
|
|
|
|
* GSP_GPU::WriteHWRegs service function
|
|
|
|
*
|
|
|
|
* Writes sequential GSP GPU hardware registers
|
|
|
|
*
|
|
|
|
* Inputs:
|
|
|
|
* 1 : address of first GPU register
|
|
|
|
* 2 : number of registers to write sequentially
|
|
|
|
* 4 : pointer to source data array
|
|
|
|
*/
|
2014-11-17 03:58:39 +00:00
|
|
|
static void WriteHWRegs(Service::Interface* self) {
|
2014-12-14 05:30:11 +00:00
|
|
|
u32* cmd_buff = Kernel::GetCommandBuffer();
|
2014-07-25 09:22:40 +00:00
|
|
|
u32 reg_addr = cmd_buff[1];
|
|
|
|
u32 size = cmd_buff[2];
|
|
|
|
|
2015-02-11 02:07:59 +00:00
|
|
|
u32* src = (u32*)Memory::GetPointer(cmd_buff[4]);
|
2014-07-25 09:22:40 +00:00
|
|
|
|
|
|
|
WriteHWRegs(reg_addr, size, src);
|
|
|
|
}
|
|
|
|
|
2015-02-11 02:07:59 +00:00
|
|
|
/**
|
|
|
|
* Updates sequential GSP GPU hardware registers using parallel arrays of source data and masks.
|
|
|
|
* For each register, the value is updated only where the mask is high
|
|
|
|
*
|
|
|
|
* @param base_address The address of the first register in the sequence
|
|
|
|
* @param size_in_bytes The number of registers to update (size of data)
|
|
|
|
* @param data A pointer to the source data to use for updates
|
|
|
|
* @param masks A pointer to the masks
|
|
|
|
*/
|
|
|
|
static void WriteHWRegsWithMask(u32 base_address, u32 size_in_bytes, const u32* data, const u32* masks) {
|
|
|
|
// TODO: Return proper error codes
|
|
|
|
if (!CheckWriteParameters(base_address, size_in_bytes))
|
|
|
|
return;
|
|
|
|
|
|
|
|
while (size_in_bytes > 0) {
|
|
|
|
const u32 reg_address = base_address + 0x1EB00000;
|
|
|
|
|
|
|
|
u32 reg_value;
|
2015-03-06 03:38:23 +00:00
|
|
|
HW::Read<u32>(reg_value, reg_address);
|
2015-02-11 02:07:59 +00:00
|
|
|
|
|
|
|
// Update the current value of the register only for set mask bits
|
|
|
|
reg_value = (reg_value & ~*masks) | (*data | *masks);
|
|
|
|
|
2015-03-06 03:38:23 +00:00
|
|
|
HW::Write<u32>(reg_address, reg_value);
|
2015-02-11 02:07:59 +00:00
|
|
|
|
|
|
|
size_in_bytes -= 4;
|
|
|
|
++data;
|
|
|
|
++masks;
|
|
|
|
base_address += 4;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* GSP_GPU::WriteHWRegsWithMask service function
|
|
|
|
*
|
|
|
|
* Updates sequential GSP GPU hardware registers using masks
|
|
|
|
*
|
|
|
|
* Inputs:
|
|
|
|
* 1 : address of first GPU register
|
|
|
|
* 2 : number of registers to update sequentially
|
|
|
|
* 4 : pointer to source data array
|
|
|
|
* 6 : pointer to mask array
|
|
|
|
*/
|
|
|
|
static void WriteHWRegsWithMask(Service::Interface* self) {
|
|
|
|
u32* cmd_buff = Kernel::GetCommandBuffer();
|
|
|
|
u32 reg_addr = cmd_buff[1];
|
|
|
|
u32 size = cmd_buff[2];
|
|
|
|
|
|
|
|
u32* src_data = (u32*)Memory::GetPointer(cmd_buff[4]);
|
|
|
|
u32* mask_data = (u32*)Memory::GetPointer(cmd_buff[6]);
|
|
|
|
|
|
|
|
WriteHWRegsWithMask(reg_addr, size, src_data, mask_data);
|
|
|
|
}
|
|
|
|
|
2014-04-26 05:48:24 +00:00
|
|
|
/// Read a GSP GPU hardware register
|
2014-11-17 03:58:39 +00:00
|
|
|
static void ReadHWRegs(Service::Interface* self) {
|
2014-12-14 05:30:11 +00:00
|
|
|
u32* cmd_buff = Kernel::GetCommandBuffer();
|
2014-04-26 05:48:24 +00:00
|
|
|
u32 reg_addr = cmd_buff[1];
|
|
|
|
u32 size = cmd_buff[2];
|
2014-05-17 20:26:45 +00:00
|
|
|
|
2014-06-01 11:58:14 +00:00
|
|
|
// TODO: Return proper error codes
|
|
|
|
if (reg_addr + size >= 0x420000) {
|
2014-12-06 01:53:49 +00:00
|
|
|
LOG_ERROR(Service_GSP, "Read address out of range! (address=0x%08x, size=0x%08x)", reg_addr, size);
|
2014-06-01 11:58:14 +00:00
|
|
|
return;
|
|
|
|
}
|
2014-04-26 05:48:24 +00:00
|
|
|
|
2014-06-01 11:58:14 +00:00
|
|
|
// size should be word-aligned
|
|
|
|
if ((size % 4) != 0) {
|
2014-12-06 01:53:49 +00:00
|
|
|
LOG_ERROR(Service_GSP, "Invalid size 0x%08x", size);
|
2014-06-01 11:58:14 +00:00
|
|
|
return;
|
|
|
|
}
|
2014-04-27 16:41:25 +00:00
|
|
|
|
2014-06-01 11:58:14 +00:00
|
|
|
u32* dst = (u32*)Memory::GetPointer(cmd_buff[0x41]);
|
2014-04-26 05:48:24 +00:00
|
|
|
|
2014-06-01 11:58:14 +00:00
|
|
|
while (size > 0) {
|
2015-03-06 03:38:23 +00:00
|
|
|
HW::Read<u32>(*dst, reg_addr + 0x1EB00000);
|
2014-04-26 05:48:24 +00:00
|
|
|
|
2014-06-01 11:58:14 +00:00
|
|
|
size -= 4;
|
|
|
|
++dst;
|
|
|
|
reg_addr += 4;
|
2014-04-26 05:48:24 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2014-11-17 03:58:39 +00:00
|
|
|
static void SetBufferSwap(u32 screen_id, const FrameBufferInfo& info) {
|
2014-07-25 09:23:28 +00:00
|
|
|
u32 base_address = 0x400000;
|
|
|
|
if (info.active_fb == 0) {
|
2015-02-01 20:31:21 +00:00
|
|
|
WriteHWRegs(base_address + 4 * static_cast<u32>(GPU_REG_INDEX(framebuffer_config[screen_id].address_left1)), 4,
|
|
|
|
&info.address_left);
|
|
|
|
WriteHWRegs(base_address + 4 * static_cast<u32>(GPU_REG_INDEX(framebuffer_config[screen_id].address_right1)), 4,
|
|
|
|
&info.address_right);
|
2014-07-25 09:23:28 +00:00
|
|
|
} else {
|
2015-02-01 20:31:21 +00:00
|
|
|
WriteHWRegs(base_address + 4 * static_cast<u32>(GPU_REG_INDEX(framebuffer_config[screen_id].address_left2)), 4,
|
|
|
|
&info.address_left);
|
|
|
|
WriteHWRegs(base_address + 4 * static_cast<u32>(GPU_REG_INDEX(framebuffer_config[screen_id].address_right2)), 4,
|
|
|
|
&info.address_right);
|
2014-07-25 09:23:28 +00:00
|
|
|
}
|
2015-02-01 20:31:21 +00:00
|
|
|
WriteHWRegs(base_address + 4 * static_cast<u32>(GPU_REG_INDEX(framebuffer_config[screen_id].stride)), 4,
|
|
|
|
&info.stride);
|
|
|
|
WriteHWRegs(base_address + 4 * static_cast<u32>(GPU_REG_INDEX(framebuffer_config[screen_id].color_format)), 4,
|
|
|
|
&info.format);
|
|
|
|
WriteHWRegs(base_address + 4 * static_cast<u32>(GPU_REG_INDEX(framebuffer_config[screen_id].active_fb)), 4,
|
|
|
|
&info.shown_fb);
|
2014-07-25 09:23:28 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* GSP_GPU::SetBufferSwap service function
|
|
|
|
*
|
|
|
|
* Updates GPU display framebuffer configuration using the specified parameters.
|
|
|
|
*
|
|
|
|
* Inputs:
|
|
|
|
* 1 : Screen ID (0 = top screen, 1 = bottom screen)
|
|
|
|
* 2-7 : FrameBufferInfo structure
|
|
|
|
* Outputs:
|
|
|
|
* 1: Result code
|
|
|
|
*/
|
2014-11-17 03:58:39 +00:00
|
|
|
static void SetBufferSwap(Service::Interface* self) {
|
2014-12-14 05:30:11 +00:00
|
|
|
u32* cmd_buff = Kernel::GetCommandBuffer();
|
2014-07-25 09:23:28 +00:00
|
|
|
u32 screen_id = cmd_buff[1];
|
|
|
|
FrameBufferInfo* fb_info = (FrameBufferInfo*)&cmd_buff[2];
|
|
|
|
SetBufferSwap(screen_id, *fb_info);
|
|
|
|
|
|
|
|
cmd_buff[1] = 0; // No error
|
|
|
|
}
|
|
|
|
|
2014-12-18 05:35:12 +00:00
|
|
|
/**
|
|
|
|
* GSP_GPU::FlushDataCache service function
|
|
|
|
*
|
|
|
|
* This Function is a no-op, We aren't emulating the CPU cache any time soon.
|
|
|
|
*
|
|
|
|
* Inputs:
|
|
|
|
* 1 : Address
|
|
|
|
* 2 : Size
|
|
|
|
* 3 : Value 0, some descriptor for the KProcess Handle
|
|
|
|
* 4 : KProcess handle
|
|
|
|
* Outputs:
|
|
|
|
* 1 : Result of function, 0 on success, otherwise error code
|
|
|
|
*/
|
|
|
|
static void FlushDataCache(Service::Interface* self) {
|
|
|
|
u32* cmd_buff = Kernel::GetCommandBuffer();
|
|
|
|
u32 address = cmd_buff[1];
|
|
|
|
u32 size = cmd_buff[2];
|
|
|
|
u32 process = cmd_buff[4];
|
|
|
|
|
|
|
|
// TODO(purpasmart96): Verify return header on HW
|
|
|
|
|
|
|
|
cmd_buff[1] = RESULT_SUCCESS.raw; // No error
|
|
|
|
}
|
|
|
|
|
2014-07-05 04:59:58 +00:00
|
|
|
/**
|
|
|
|
* GSP_GPU::RegisterInterruptRelayQueue service function
|
|
|
|
* Inputs:
|
|
|
|
* 1 : "Flags" field, purpose is unknown
|
|
|
|
* 3 : Handle to GSP synchronization event
|
|
|
|
* Outputs:
|
|
|
|
* 0 : Result of function, 0 on success, otherwise error code
|
|
|
|
* 2 : Thread index into GSP command buffer
|
|
|
|
* 4 : Handle to GSP shared memory
|
|
|
|
*/
|
2014-11-17 03:58:39 +00:00
|
|
|
static void RegisterInterruptRelayQueue(Service::Interface* self) {
|
2014-12-14 05:30:11 +00:00
|
|
|
u32* cmd_buff = Kernel::GetCommandBuffer();
|
2014-04-25 02:20:13 +00:00
|
|
|
u32 flags = cmd_buff[1];
|
2014-06-01 14:41:23 +00:00
|
|
|
|
2015-01-23 05:11:25 +00:00
|
|
|
g_interrupt_event = Kernel::g_handle_table.Get<Kernel::Event>(cmd_buff[3]);
|
2015-01-21 01:16:47 +00:00
|
|
|
ASSERT_MSG((g_interrupt_event != nullptr), "handle is not valid!");
|
2015-02-01 02:14:40 +00:00
|
|
|
g_shared_memory = Kernel::SharedMemory::Create("GSPSharedMem");
|
2014-06-01 14:41:23 +00:00
|
|
|
|
2015-01-11 05:43:29 +00:00
|
|
|
Handle shmem_handle = Kernel::g_handle_table.Create(g_shared_memory).MoveFrom();
|
|
|
|
|
2014-12-03 06:06:09 +00:00
|
|
|
cmd_buff[1] = 0x2A07; // Value verified by 3dmoo team, purpose unknown, but needed for GSP init
|
|
|
|
cmd_buff[2] = g_thread_id++; // Thread ID
|
2015-01-11 05:43:29 +00:00
|
|
|
cmd_buff[4] = shmem_handle; // GSP shared memory
|
2014-06-01 14:41:23 +00:00
|
|
|
|
2015-01-23 05:11:25 +00:00
|
|
|
g_interrupt_event->Signal(); // TODO(bunnei): Is this correct?
|
2014-05-08 01:04:55 +00:00
|
|
|
}
|
|
|
|
|
2014-07-23 02:59:26 +00:00
|
|
|
/**
|
|
|
|
* Signals that the specified interrupt type has occurred to userland code
|
|
|
|
* @param interrupt_id ID of interrupt that is being signalled
|
2014-08-19 18:57:43 +00:00
|
|
|
* @todo This should probably take a thread_id parameter and only signal this thread?
|
2014-12-03 06:04:22 +00:00
|
|
|
* @todo This probably does not belong in the GSP module, instead move to video_core
|
2014-07-23 02:59:26 +00:00
|
|
|
*/
|
2014-07-23 03:26:28 +00:00
|
|
|
void SignalInterrupt(InterruptId interrupt_id) {
|
2014-07-23 04:10:37 +00:00
|
|
|
if (0 == g_interrupt_event) {
|
2014-12-06 01:53:49 +00:00
|
|
|
LOG_WARNING(Service_GSP, "cannot synchronize until GSP event has been created!");
|
2014-07-23 02:59:26 +00:00
|
|
|
return;
|
|
|
|
}
|
2015-01-11 05:43:29 +00:00
|
|
|
if (nullptr == g_shared_memory) {
|
2014-12-06 01:53:49 +00:00
|
|
|
LOG_WARNING(Service_GSP, "cannot synchronize until GSP shared memory has been created!");
|
2014-07-23 02:59:26 +00:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
for (int thread_id = 0; thread_id < 0x4; ++thread_id) {
|
2014-07-23 04:10:37 +00:00
|
|
|
InterruptRelayQueue* interrupt_relay_queue = GetInterruptRelayQueue(thread_id);
|
|
|
|
u8 next = interrupt_relay_queue->index;
|
|
|
|
next += interrupt_relay_queue->number_interrupts;
|
|
|
|
next = next % 0x34; // 0x34 is the number of interrupt slots
|
|
|
|
|
2015-01-14 05:26:27 +00:00
|
|
|
interrupt_relay_queue->number_interrupts += 1;
|
|
|
|
|
2014-07-23 04:10:37 +00:00
|
|
|
interrupt_relay_queue->slot[next] = interrupt_id;
|
|
|
|
interrupt_relay_queue->error_code = 0x0; // No error
|
2015-01-14 01:55:56 +00:00
|
|
|
|
|
|
|
// Update framebuffer information if requested
|
|
|
|
// TODO(yuriks): Confirm where this code should be called. It is definitely updated without
|
|
|
|
// executing any GSP commands, only waiting on the event.
|
2015-02-11 00:57:48 +00:00
|
|
|
int screen_id = (interrupt_id == InterruptId::PDC0) ? 0 : (interrupt_id == InterruptId::PDC1) ? 1 : -1;
|
2015-02-10 03:45:54 +00:00
|
|
|
if (screen_id != -1) {
|
2015-01-14 01:55:56 +00:00
|
|
|
FrameBufferUpdate* info = GetFrameBufferInfo(thread_id, screen_id);
|
|
|
|
if (info->is_dirty) {
|
|
|
|
SetBufferSwap(screen_id, info->framebuffer_info[info->index]);
|
2015-02-10 03:45:54 +00:00
|
|
|
info->is_dirty = false;
|
2015-01-14 01:55:56 +00:00
|
|
|
}
|
|
|
|
}
|
2014-07-23 02:59:26 +00:00
|
|
|
}
|
2015-01-23 05:11:25 +00:00
|
|
|
g_interrupt_event->Signal();
|
2014-07-23 02:59:26 +00:00
|
|
|
}
|
2014-05-17 20:26:45 +00:00
|
|
|
|
2014-07-23 02:59:26 +00:00
|
|
|
/// Executes the next GSP command
|
2014-11-17 03:58:39 +00:00
|
|
|
static void ExecuteCommand(const Command& command, u32 thread_id) {
|
2014-07-16 09:24:09 +00:00
|
|
|
// Utility function to convert register ID to address
|
|
|
|
auto WriteGPURegister = [](u32 id, u32 data) {
|
|
|
|
GPU::Write<u32>(0x1EF00000 + 4 * id, data);
|
|
|
|
};
|
|
|
|
|
2014-07-22 10:41:16 +00:00
|
|
|
switch (command.id) {
|
2014-05-08 01:04:55 +00:00
|
|
|
|
|
|
|
// GX request DMA - typically used for copying memory from GSP heap to VRAM
|
2014-07-23 03:26:28 +00:00
|
|
|
case CommandId::REQUEST_DMA:
|
2014-07-22 10:41:16 +00:00
|
|
|
memcpy(Memory::GetPointer(command.dma_request.dest_address),
|
|
|
|
Memory::GetPointer(command.dma_request.source_address),
|
|
|
|
command.dma_request.size);
|
2014-12-03 06:04:22 +00:00
|
|
|
SignalInterrupt(InterruptId::DMA);
|
2014-05-08 01:04:55 +00:00
|
|
|
break;
|
|
|
|
|
2014-07-22 11:04:16 +00:00
|
|
|
// ctrulib homebrew sends all relevant command list data with this command,
|
|
|
|
// hence we do all "interesting" stuff here and do nothing in SET_COMMAND_LIST_FIRST.
|
|
|
|
// TODO: This will need some rework in the future.
|
2014-07-23 03:26:28 +00:00
|
|
|
case CommandId::SET_COMMAND_LIST_LAST:
|
2014-07-22 10:41:16 +00:00
|
|
|
{
|
|
|
|
auto& params = command.set_command_list_last;
|
2014-12-03 06:04:22 +00:00
|
|
|
|
2015-02-01 20:31:21 +00:00
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(command_processor_config.address)),
|
|
|
|
Memory::VirtualToPhysicalAddress(params.address) >> 3);
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(command_processor_config.size)), params.size);
|
2014-07-23 04:10:37 +00:00
|
|
|
|
|
|
|
// TODO: Not sure if we are supposed to always write this .. seems to trigger processing though
|
2015-02-01 20:31:21 +00:00
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(command_processor_config.trigger)), 1);
|
2014-05-18 15:28:30 +00:00
|
|
|
|
2014-05-17 20:26:45 +00:00
|
|
|
break;
|
2014-07-22 10:41:16 +00:00
|
|
|
}
|
2014-05-17 20:26:45 +00:00
|
|
|
|
2014-07-22 11:04:16 +00:00
|
|
|
// It's assumed that the two "blocks" behave equivalently.
|
|
|
|
// Presumably this is done simply to allow two memory fills to run in parallel.
|
2014-07-23 03:26:28 +00:00
|
|
|
case CommandId::SET_MEMORY_FILL:
|
2014-07-22 10:41:16 +00:00
|
|
|
{
|
|
|
|
auto& params = command.memory_fill;
|
2015-01-01 18:58:18 +00:00
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(memory_fill_config[0].address_start)),
|
|
|
|
Memory::VirtualToPhysicalAddress(params.start1) >> 3);
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(memory_fill_config[0].address_end)),
|
|
|
|
Memory::VirtualToPhysicalAddress(params.end1) >> 3);
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(memory_fill_config[0].value_32bit)), params.value1);
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(memory_fill_config[0].control)), params.control1);
|
|
|
|
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(memory_fill_config[1].address_start)),
|
|
|
|
Memory::VirtualToPhysicalAddress(params.start2) >> 3);
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(memory_fill_config[1].address_end)),
|
|
|
|
Memory::VirtualToPhysicalAddress(params.end2) >> 3);
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(memory_fill_config[1].value_32bit)), params.value2);
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(memory_fill_config[1].control)), params.control2);
|
2014-05-17 20:26:45 +00:00
|
|
|
break;
|
2014-07-22 10:41:16 +00:00
|
|
|
}
|
2014-05-17 20:26:45 +00:00
|
|
|
|
2014-07-23 03:26:28 +00:00
|
|
|
case CommandId::SET_DISPLAY_TRANSFER:
|
2014-07-23 12:42:15 +00:00
|
|
|
{
|
|
|
|
auto& params = command.image_copy;
|
2015-01-01 18:58:18 +00:00
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(display_transfer_config.input_address)),
|
2015-02-01 20:31:21 +00:00
|
|
|
Memory::VirtualToPhysicalAddress(params.in_buffer_address) >> 3);
|
2015-01-01 18:58:18 +00:00
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(display_transfer_config.output_address)),
|
2015-02-01 20:31:21 +00:00
|
|
|
Memory::VirtualToPhysicalAddress(params.out_buffer_address) >> 3);
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(display_transfer_config.input_size)), params.in_buffer_size);
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(display_transfer_config.output_size)), params.out_buffer_size);
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(display_transfer_config.flags)), params.flags);
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(display_transfer_config.trigger)), 1);
|
2014-07-23 02:59:26 +00:00
|
|
|
break;
|
2014-07-23 12:42:15 +00:00
|
|
|
}
|
2014-07-23 02:59:26 +00:00
|
|
|
|
2014-07-23 12:42:15 +00:00
|
|
|
// TODO: Check if texture copies are implemented correctly..
|
2014-07-23 03:26:28 +00:00
|
|
|
case CommandId::SET_TEXTURE_COPY:
|
2014-07-22 10:41:16 +00:00
|
|
|
{
|
|
|
|
auto& params = command.image_copy;
|
2015-01-01 18:58:18 +00:00
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(display_transfer_config.input_address)),
|
2015-02-01 20:31:21 +00:00
|
|
|
Memory::VirtualToPhysicalAddress(params.in_buffer_address) >> 3);
|
2015-01-01 18:58:18 +00:00
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(display_transfer_config.output_address)),
|
2015-02-01 20:31:21 +00:00
|
|
|
Memory::VirtualToPhysicalAddress(params.out_buffer_address) >> 3);
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(display_transfer_config.input_size)), params.in_buffer_size);
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(display_transfer_config.output_size)), params.out_buffer_size);
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(display_transfer_config.flags)), params.flags);
|
2014-07-16 09:24:09 +00:00
|
|
|
|
2014-07-23 12:42:15 +00:00
|
|
|
// TODO: Should this register be set to 1 or should instead its value be OR-ed with 1?
|
2015-02-01 20:31:21 +00:00
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(display_transfer_config.trigger)), 1);
|
2014-05-17 20:26:45 +00:00
|
|
|
break;
|
2014-07-22 10:41:16 +00:00
|
|
|
}
|
2014-05-17 20:26:45 +00:00
|
|
|
|
2014-07-22 11:04:16 +00:00
|
|
|
// TODO: Figure out what exactly SET_COMMAND_LIST_FIRST and SET_COMMAND_LIST_LAST
|
|
|
|
// are supposed to do.
|
2014-07-23 03:26:28 +00:00
|
|
|
case CommandId::SET_COMMAND_LIST_FIRST:
|
2014-05-17 20:26:45 +00:00
|
|
|
{
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2014-05-08 01:04:55 +00:00
|
|
|
default:
|
2014-12-06 01:53:49 +00:00
|
|
|
LOG_ERROR(Service_GSP, "unknown command 0x%08X", (int)command.id.Value());
|
2014-05-08 01:04:55 +00:00
|
|
|
}
|
2014-07-23 02:59:26 +00:00
|
|
|
}
|
2014-05-17 20:26:45 +00:00
|
|
|
|
2015-03-06 03:38:23 +00:00
|
|
|
/**
|
|
|
|
* GSP_GPU::SetLcdForceBlack service function
|
|
|
|
*
|
|
|
|
* Enable or disable REG_LCDCOLORFILL with the color black.
|
|
|
|
*
|
|
|
|
* Inputs:
|
|
|
|
* 1: Black color fill flag (0 = don't fill, !0 = fill)
|
|
|
|
* Outputs:
|
|
|
|
* 1: Result code
|
|
|
|
*/
|
|
|
|
void SetLcdForceBlack(Service::Interface* self) {
|
|
|
|
// TODO: currently has no effect, as LCD reg writes have nowhere to go.
|
|
|
|
|
|
|
|
u32* cmd_buff = Kernel::GetCommandBuffer();
|
|
|
|
bool enable_black = cmd_buff[1] != 0;
|
|
|
|
u32 data = 0;
|
|
|
|
|
|
|
|
if (enable_black) {
|
|
|
|
// Sets bit 24 to 1, enabling the fill
|
|
|
|
// Since data is already 0x00000000, there is no need to explicitly set
|
|
|
|
// bits 0-23 to zero (black), or bit 24 to 0 (fill disabled).
|
|
|
|
data |= (1 << 24);
|
|
|
|
}
|
|
|
|
|
|
|
|
u32 data_main = data;
|
|
|
|
u32 data_sub = data;
|
|
|
|
WriteHWRegs(0x202204, 4, &data_main); // Main LCD
|
|
|
|
WriteHWRegs(0x202A04, 4, &data_sub); // Sub LCD
|
|
|
|
|
|
|
|
cmd_buff[1] = RESULT_SUCCESS.raw;
|
|
|
|
}
|
|
|
|
|
2014-07-23 02:59:26 +00:00
|
|
|
/// This triggers handling of the GX command written to the command buffer in shared memory.
|
2014-11-17 03:58:39 +00:00
|
|
|
static void TriggerCmdReqQueue(Service::Interface* self) {
|
2014-07-23 02:59:26 +00:00
|
|
|
// Iterate through each thread's command queue...
|
2014-07-23 04:10:37 +00:00
|
|
|
for (unsigned thread_id = 0; thread_id < 0x4; ++thread_id) {
|
|
|
|
CommandBuffer* command_buffer = (CommandBuffer*)GetCommandBuffer(thread_id);
|
2014-07-23 02:59:26 +00:00
|
|
|
|
|
|
|
// Iterate through each command...
|
2014-07-23 04:10:37 +00:00
|
|
|
for (unsigned i = 0; i < command_buffer->number_commands; ++i) {
|
|
|
|
g_debugger.GXCommandProcessed((u8*)&command_buffer->commands[i]);
|
|
|
|
|
|
|
|
// Decode and execute command
|
2014-08-19 18:57:43 +00:00
|
|
|
ExecuteCommand(command_buffer->commands[i], thread_id);
|
2014-07-23 04:10:37 +00:00
|
|
|
|
|
|
|
// Indicates that command has completed
|
|
|
|
command_buffer->number_commands = command_buffer->number_commands - 1;
|
2014-07-23 02:59:26 +00:00
|
|
|
}
|
|
|
|
}
|
2014-12-09 23:43:42 +00:00
|
|
|
|
2014-12-14 05:30:11 +00:00
|
|
|
u32* cmd_buff = Kernel::GetCommandBuffer();
|
2014-12-09 23:43:42 +00:00
|
|
|
cmd_buff[1] = 0; // No error
|
2014-04-25 02:20:13 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
const Interface::FunctionInfo FunctionTable[] = {
|
2014-06-01 11:58:14 +00:00
|
|
|
{0x00010082, WriteHWRegs, "WriteHWRegs"},
|
2015-02-11 02:07:59 +00:00
|
|
|
{0x00020084, WriteHWRegsWithMask, "WriteHWRegsWithMask"},
|
2014-06-06 04:35:49 +00:00
|
|
|
{0x00030082, nullptr, "WriteHWRegRepeat"},
|
2014-04-26 05:48:24 +00:00
|
|
|
{0x00040080, ReadHWRegs, "ReadHWRegs"},
|
2014-07-25 09:23:28 +00:00
|
|
|
{0x00050200, SetBufferSwap, "SetBufferSwap"},
|
2014-06-06 04:35:49 +00:00
|
|
|
{0x00060082, nullptr, "SetCommandList"},
|
|
|
|
{0x000700C2, nullptr, "RequestDma"},
|
2014-12-18 05:35:12 +00:00
|
|
|
{0x00080082, FlushDataCache, "FlushDataCache"},
|
2014-06-06 04:35:49 +00:00
|
|
|
{0x00090082, nullptr, "InvalidateDataCache"},
|
|
|
|
{0x000A0044, nullptr, "RegisterInterruptEvents"},
|
2015-03-06 03:38:23 +00:00
|
|
|
{0x000B0040, SetLcdForceBlack, "SetLcdForceBlack"},
|
2014-05-08 01:04:55 +00:00
|
|
|
{0x000C0000, TriggerCmdReqQueue, "TriggerCmdReqQueue"},
|
2014-06-06 04:35:49 +00:00
|
|
|
{0x000D0140, nullptr, "SetDisplayTransfer"},
|
|
|
|
{0x000E0180, nullptr, "SetTextureCopy"},
|
|
|
|
{0x000F0200, nullptr, "SetMemoryFill"},
|
|
|
|
{0x00100040, nullptr, "SetAxiConfigQoSMode"},
|
|
|
|
{0x00110040, nullptr, "SetPerfLogMode"},
|
|
|
|
{0x00120000, nullptr, "GetPerfLog"},
|
2014-04-25 02:20:13 +00:00
|
|
|
{0x00130042, RegisterInterruptRelayQueue, "RegisterInterruptRelayQueue"},
|
2014-06-06 04:35:49 +00:00
|
|
|
{0x00140000, nullptr, "UnregisterInterruptRelayQueue"},
|
|
|
|
{0x00150002, nullptr, "TryAcquireRight"},
|
|
|
|
{0x00160042, nullptr, "AcquireRight"},
|
|
|
|
{0x00170000, nullptr, "ReleaseRight"},
|
|
|
|
{0x00180000, nullptr, "ImportDisplayCaptureInfo"},
|
|
|
|
{0x00190000, nullptr, "SaveVramSysArea"},
|
|
|
|
{0x001A0000, nullptr, "RestoreVramSysArea"},
|
|
|
|
{0x001B0000, nullptr, "ResetGpuCore"},
|
|
|
|
{0x001C0040, nullptr, "SetLedForceOff"},
|
|
|
|
{0x001D0040, nullptr, "SetTestCommand"},
|
|
|
|
{0x001E0080, nullptr, "SetInternalPriorities"},
|
2014-09-30 16:13:29 +00:00
|
|
|
{0x001F0082, nullptr, "StoreDataCache"},
|
2014-04-16 04:03:41 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
////////////////////////////////////////////////////////////////////////////////////////////////////
|
|
|
|
// Interface class
|
|
|
|
|
|
|
|
Interface::Interface() {
|
2015-01-30 18:56:49 +00:00
|
|
|
Register(FunctionTable);
|
2014-07-23 03:36:50 +00:00
|
|
|
|
2014-07-23 04:10:37 +00:00
|
|
|
g_interrupt_event = 0;
|
2014-07-23 02:59:26 +00:00
|
|
|
g_shared_memory = 0;
|
2014-07-23 03:36:50 +00:00
|
|
|
g_thread_id = 1;
|
2014-04-16 04:03:41 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
} // namespace
|