2021-05-08 19:28:52 +00:00
|
|
|
// Copyright 2021 yuzu Emulator Project
|
|
|
|
// Licensed under GPLv2 or any later version
|
|
|
|
// Refer to the license.txt file included.
|
|
|
|
|
|
|
|
#include "shader_recompiler/backend/glasm/emit_context.h"
|
|
|
|
#include "shader_recompiler/backend/glasm/emit_glasm_instructions.h"
|
|
|
|
#include "shader_recompiler/frontend/ir/value.h"
|
|
|
|
|
|
|
|
namespace Shader::Backend::GLASM {
|
|
|
|
|
2021-05-09 06:11:34 +00:00
|
|
|
void EmitIAdd32(EmitContext& ctx, IR::Inst& inst, ScalarS32 a, ScalarS32 b) {
|
|
|
|
ctx.Add("ADD.S {}.x,{},{};", inst, a, b);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 06:11:34 +00:00
|
|
|
void EmitIAdd64([[maybe_unused]] EmitContext& ctx, [[maybe_unused]] Register a,
|
|
|
|
[[maybe_unused]] Register b) {
|
2021-05-08 19:28:52 +00:00
|
|
|
throw NotImplementedException("GLASM instruction");
|
|
|
|
}
|
|
|
|
|
2021-05-09 06:11:34 +00:00
|
|
|
void EmitISub32(EmitContext& ctx, IR::Inst& inst, ScalarS32 a, ScalarS32 b) {
|
|
|
|
ctx.Add("SUB.S {}.x,{},{};", inst, a, b);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 06:11:34 +00:00
|
|
|
void EmitISub64([[maybe_unused]] EmitContext& ctx, [[maybe_unused]] Register a,
|
|
|
|
[[maybe_unused]] Register b) {
|
2021-05-08 19:28:52 +00:00
|
|
|
throw NotImplementedException("GLASM instruction");
|
|
|
|
}
|
|
|
|
|
2021-05-09 06:11:34 +00:00
|
|
|
void EmitIMul32(EmitContext& ctx, IR::Inst& inst, ScalarS32 a, ScalarS32 b) {
|
|
|
|
ctx.Add("MUL.S {}.x,{},{};", inst, a, b);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 22:49:27 +00:00
|
|
|
void EmitINeg32(EmitContext& ctx, IR::Inst& inst, ScalarS32 value) {
|
|
|
|
ctx.Add("MOV.S {},-{};", inst, value);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-10 06:55:33 +00:00
|
|
|
void EmitINeg64(EmitContext& ctx, IR::Inst& inst, Register value) {
|
|
|
|
ctx.LongAdd("MOV.S64 {},-{};", inst, value);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 22:49:27 +00:00
|
|
|
void EmitIAbs32(EmitContext& ctx, IR::Inst& inst, ScalarS32 value) {
|
|
|
|
ctx.Add("ABS.S {},{};", inst, value);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-10 06:55:33 +00:00
|
|
|
void EmitIAbs64(EmitContext& ctx, IR::Inst& inst, Register value) {
|
|
|
|
ctx.LongAdd("MOV.S64 {},|{}|;", inst, value);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 06:11:34 +00:00
|
|
|
void EmitShiftLeftLogical32(EmitContext& ctx, IR::Inst& inst, ScalarU32 base, ScalarU32 shift) {
|
|
|
|
ctx.Add("SHL.U {}.x,{},{};", inst, base, shift);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 06:11:34 +00:00
|
|
|
void EmitShiftLeftLogical64([[maybe_unused]] EmitContext& ctx, [[maybe_unused]] Register base,
|
|
|
|
[[maybe_unused]] Register shift) {
|
2021-05-08 19:28:52 +00:00
|
|
|
throw NotImplementedException("GLASM instruction");
|
|
|
|
}
|
|
|
|
|
2021-05-09 22:49:27 +00:00
|
|
|
void EmitShiftRightLogical32(EmitContext& ctx, IR::Inst& inst, ScalarU32 base, ScalarU32 shift) {
|
|
|
|
ctx.Add("SHR.U {}.x,{},{};", inst, base, shift);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 06:11:34 +00:00
|
|
|
void EmitShiftRightLogical64([[maybe_unused]] EmitContext& ctx, [[maybe_unused]] Register base,
|
|
|
|
[[maybe_unused]] Register shift) {
|
2021-05-08 19:28:52 +00:00
|
|
|
throw NotImplementedException("GLASM instruction");
|
|
|
|
}
|
|
|
|
|
2021-05-09 22:49:27 +00:00
|
|
|
void EmitShiftRightArithmetic32(EmitContext& ctx, IR::Inst& inst, ScalarS32 base, ScalarS32 shift) {
|
|
|
|
ctx.Add("SHR.S {}.x,{},{};", inst, base, shift);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 06:11:34 +00:00
|
|
|
void EmitShiftRightArithmetic64([[maybe_unused]] EmitContext& ctx, [[maybe_unused]] Register base,
|
|
|
|
[[maybe_unused]] Register shift) {
|
2021-05-08 19:28:52 +00:00
|
|
|
throw NotImplementedException("GLASM instruction");
|
|
|
|
}
|
|
|
|
|
2021-05-09 06:11:34 +00:00
|
|
|
void EmitBitwiseAnd32(EmitContext& ctx, IR::Inst& inst, ScalarS32 a, ScalarS32 b) {
|
|
|
|
ctx.Add("AND.S {}.x,{},{};", inst, a, b);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 06:11:34 +00:00
|
|
|
void EmitBitwiseOr32(EmitContext& ctx, IR::Inst& inst, ScalarS32 a, ScalarS32 b) {
|
|
|
|
ctx.Add("OR.S {}.x,{},{};", inst, a, b);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 06:11:34 +00:00
|
|
|
void EmitBitwiseXor32(EmitContext& ctx, IR::Inst& inst, ScalarS32 a, ScalarS32 b) {
|
|
|
|
ctx.Add("XOR.S {}.x,{},{};", inst, a, b);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 21:57:57 +00:00
|
|
|
void EmitBitFieldInsert(EmitContext& ctx, IR::Inst& inst, ScalarS32 base, ScalarS32 insert,
|
|
|
|
ScalarS32 offset, ScalarS32 count) {
|
2021-05-10 22:20:15 +00:00
|
|
|
const Register ret{ctx.reg_alloc.Define(inst)};
|
|
|
|
if (count.type != Type::Register && offset.type != Type::Register) {
|
|
|
|
ctx.Add("BFI.S {},{{{},{},0,0}},{},{};", ret, count, offset, insert, base);
|
|
|
|
} else {
|
2021-05-14 03:40:54 +00:00
|
|
|
ctx.Add("MOV.S RC.x,{};"
|
|
|
|
"MOV.S RC.y,{};"
|
2021-05-10 22:20:15 +00:00
|
|
|
"BFI.S {},RC,{},{};",
|
|
|
|
count, offset, ret, insert, base);
|
|
|
|
}
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 21:57:57 +00:00
|
|
|
void EmitBitFieldSExtract(EmitContext& ctx, IR::Inst& inst, ScalarS32 base, ScalarS32 offset,
|
|
|
|
ScalarS32 count) {
|
2021-05-10 22:20:15 +00:00
|
|
|
const Register ret{ctx.reg_alloc.Define(inst)};
|
|
|
|
if (count.type != Type::Register && offset.type != Type::Register) {
|
|
|
|
ctx.Add("BFE.S {},{{{},{},0,0}},{};", ret, count, offset, base);
|
|
|
|
} else {
|
2021-05-14 03:40:54 +00:00
|
|
|
ctx.Add("MOV.S RC.x,{};"
|
|
|
|
"MOV.S RC.y,{};"
|
2021-05-10 22:20:15 +00:00
|
|
|
"BFE.S {},RC,{};",
|
|
|
|
count, offset, ret, base);
|
|
|
|
}
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 21:57:57 +00:00
|
|
|
void EmitBitFieldUExtract(EmitContext& ctx, IR::Inst& inst, ScalarU32 base, ScalarU32 offset,
|
|
|
|
ScalarU32 count) {
|
2021-05-10 22:20:15 +00:00
|
|
|
const Register ret{ctx.reg_alloc.Define(inst)};
|
|
|
|
if (count.type != Type::Register && offset.type != Type::Register) {
|
|
|
|
ctx.Add("BFE.U {},{{{},{},0,0}},{};", ret, count, offset, base);
|
|
|
|
} else {
|
2021-05-14 03:40:54 +00:00
|
|
|
ctx.Add("MOV.U RC.x,{};"
|
|
|
|
"MOV.U RC.y,{};"
|
2021-05-10 22:20:15 +00:00
|
|
|
"BFE.U {},RC,{};",
|
|
|
|
count, offset, ret, base);
|
|
|
|
}
|
2021-05-19 00:30:24 +00:00
|
|
|
if (const auto zero = inst.GetAssociatedPseudoOperation(IR::Opcode::GetZeroFromOp)) {
|
|
|
|
ctx.Add("SEQ.S {},{},0;", *zero, ret);
|
|
|
|
zero->Invalidate();
|
|
|
|
}
|
|
|
|
if (const auto sign = inst.GetAssociatedPseudoOperation(IR::Opcode::GetSignFromOp)) {
|
|
|
|
ctx.Add("SLT.S {},{},0;", *sign, ret);
|
|
|
|
sign->Invalidate();
|
|
|
|
}
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 21:57:57 +00:00
|
|
|
void EmitBitReverse32(EmitContext& ctx, IR::Inst& inst, ScalarS32 value) {
|
|
|
|
ctx.Add("BFR {},{};", inst, value);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 22:49:27 +00:00
|
|
|
void EmitBitCount32(EmitContext& ctx, IR::Inst& inst, ScalarS32 value) {
|
|
|
|
ctx.Add("BTC {},{};", inst, value);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 21:57:57 +00:00
|
|
|
void EmitBitwiseNot32(EmitContext& ctx, IR::Inst& inst, ScalarS32 value) {
|
|
|
|
ctx.Add("NOT.S {},{};", inst, value);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 22:49:27 +00:00
|
|
|
void EmitFindSMsb32(EmitContext& ctx, IR::Inst& inst, ScalarS32 value) {
|
|
|
|
ctx.Add("BTFM.S {},{};", inst, value);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 22:49:27 +00:00
|
|
|
void EmitFindUMsb32(EmitContext& ctx, IR::Inst& inst, ScalarU32 value) {
|
|
|
|
ctx.Add("BTFM.U {},{};", inst, value);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 22:49:27 +00:00
|
|
|
void EmitSMin32(EmitContext& ctx, IR::Inst& inst, ScalarS32 a, ScalarS32 b) {
|
|
|
|
ctx.Add("MIN.S {},{},{};", inst, a, b);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 22:49:27 +00:00
|
|
|
void EmitUMin32(EmitContext& ctx, IR::Inst& inst, ScalarU32 a, ScalarU32 b) {
|
|
|
|
ctx.Add("MIN.U {},{},{};", inst, a, b);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 22:49:27 +00:00
|
|
|
void EmitSMax32(EmitContext& ctx, IR::Inst& inst, ScalarS32 a, ScalarS32 b) {
|
|
|
|
ctx.Add("MAX.S {},{},{};", inst, a, b);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 22:49:27 +00:00
|
|
|
void EmitUMax32(EmitContext& ctx, IR::Inst& inst, ScalarU32 a, ScalarU32 b) {
|
|
|
|
ctx.Add("MAX.U {},{},{};", inst, a, b);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 22:49:27 +00:00
|
|
|
void EmitSClamp32(EmitContext& ctx, IR::Inst& inst, ScalarS32 value, ScalarS32 min, ScalarS32 max) {
|
|
|
|
const Register ret{ctx.reg_alloc.Define(inst)};
|
2021-05-10 22:20:15 +00:00
|
|
|
ctx.Add("MIN.S RC.x,{},{};"
|
|
|
|
"MAX.S {}.x,RC.x,{};",
|
|
|
|
max, value, ret, min);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 22:49:27 +00:00
|
|
|
void EmitUClamp32(EmitContext& ctx, IR::Inst& inst, ScalarU32 value, ScalarU32 min, ScalarU32 max) {
|
|
|
|
const Register ret{ctx.reg_alloc.Define(inst)};
|
2021-05-10 22:20:15 +00:00
|
|
|
ctx.Add("MIN.U RC.x,{},{};"
|
|
|
|
"MAX.U {}.x,RC.x,{};",
|
|
|
|
max, value, ret, min);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 21:57:57 +00:00
|
|
|
void EmitSLessThan(EmitContext& ctx, IR::Inst& inst, ScalarS32 lhs, ScalarS32 rhs) {
|
2021-05-14 05:10:03 +00:00
|
|
|
ctx.Add("SLT.S {}.x,{},{};", inst, lhs, rhs);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 21:57:57 +00:00
|
|
|
void EmitULessThan(EmitContext& ctx, IR::Inst& inst, ScalarU32 lhs, ScalarU32 rhs) {
|
2021-05-14 05:10:03 +00:00
|
|
|
ctx.Add("SLT.U {}.x,{},{};", inst, lhs, rhs);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 21:57:57 +00:00
|
|
|
void EmitIEqual(EmitContext& ctx, IR::Inst& inst, ScalarS32 lhs, ScalarS32 rhs) {
|
2021-05-14 05:10:03 +00:00
|
|
|
ctx.Add("SEQ.S {}.x,{},{};", inst, lhs, rhs);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 21:57:57 +00:00
|
|
|
void EmitSLessThanEqual(EmitContext& ctx, IR::Inst& inst, ScalarS32 lhs, ScalarS32 rhs) {
|
2021-05-14 05:10:03 +00:00
|
|
|
ctx.Add("SLE.S {}.x,{},{};", inst, lhs, rhs);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 21:57:57 +00:00
|
|
|
void EmitULessThanEqual(EmitContext& ctx, IR::Inst& inst, ScalarU32 lhs, ScalarU32 rhs) {
|
2021-05-14 05:10:03 +00:00
|
|
|
ctx.Add("SLE.U {}.x,{},{};", inst, lhs, rhs);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 21:57:57 +00:00
|
|
|
void EmitSGreaterThan(EmitContext& ctx, IR::Inst& inst, ScalarS32 lhs, ScalarS32 rhs) {
|
2021-05-14 05:10:03 +00:00
|
|
|
ctx.Add("SGT.S {}.x,{},{};", inst, lhs, rhs);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 21:57:57 +00:00
|
|
|
void EmitUGreaterThan(EmitContext& ctx, IR::Inst& inst, ScalarU32 lhs, ScalarU32 rhs) {
|
2021-05-14 05:10:03 +00:00
|
|
|
ctx.Add("SGT.U {}.x,{},{};", inst, lhs, rhs);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 21:57:57 +00:00
|
|
|
void EmitINotEqual(EmitContext& ctx, IR::Inst& inst, ScalarS32 lhs, ScalarS32 rhs) {
|
2021-05-14 05:10:03 +00:00
|
|
|
ctx.Add("SNE.U {}.x,{},{};", inst, lhs, rhs);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 21:57:57 +00:00
|
|
|
void EmitSGreaterThanEqual(EmitContext& ctx, IR::Inst& inst, ScalarS32 lhs, ScalarS32 rhs) {
|
2021-05-14 05:10:03 +00:00
|
|
|
ctx.Add("SGE.S {}.x,{},{};", inst, lhs, rhs);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
2021-05-09 21:57:57 +00:00
|
|
|
void EmitUGreaterThanEqual(EmitContext& ctx, IR::Inst& inst, ScalarU32 lhs, ScalarU32 rhs) {
|
2021-05-14 05:10:03 +00:00
|
|
|
ctx.Add("SGE.U {}.x,{},{};", inst, lhs, rhs);
|
2021-05-08 19:28:52 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
} // namespace Shader::Backend::GLASM
|